Fremont, CA, 94536, USA
21 hours ago
Senior Silicon Layout Engineer, Raxium
Minimum qualifications: + Bachelor's degree in Electrical Engineering, a related field, or equivalent practical experience. + 8 years of experience in physical layout design and verification. + Experience in industry-standard layout tools and methodologies. Preferred qualifications: + Experience with high-density layout techniques and mixed-signal design. + Understanding of microLED display technology and its impact on layout considerations. + Excellent attention to detail and problem-solving skills. + Effective communication and collaboration abilities. As a Silicon Layout Engineer, you will be responsible for transforming circuit designs into physical layouts, ensuring optimal performance, reliability, and manufacturability. You will work closely with circuit designers to bring their outlooks to life. Google's Raxium display group has established a revolutionary semiconductor materials display technology that enables new functionality in display products, bringing to users a closer and more natural linkage between the digital and physical realms in applications such as augmented reality (AR) and light-field display. With start-up roots and a state-of-the-art compound semiconductor fab in Silicon Valley, Raxium is seeking to build upon its engineering team with an aim to disrupt next-generation display markets. The US base salary range for this full-time position is $183,000-$271,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process. Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google (https://careers.google.com/benefits/) . + Collaborate with analog and digital circuit designers to understand design requirements and constraints. + Complete full chip integration and participate in foundry submission. Develop LVS/DRC/extraction flow for full chip as well as large analog modules. + Create and verify physical layouts for microLED display driver circuits, adhering to design rules and performance targets. Perform parasitic extraction and analysis to ensure signal integrity and minimize noise coupling. + Work with foundry partners to address design rule checks (DRCs) and ensure successful tape-out. + Improve layout methodologies and contribute to the team's technical expertise. Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also https://careers.google.com/eeo/ and https://careers.google.com/jobs/dist/legal/OFCCP_EEO_Post.pdf If you have a need that requires accommodation, please let us know by completing our Accommodations for Applicants form: https://goo.gl/forms/aBt6Pu71i1kzpLHe2.
Por favor confirme su dirección de correo electrónico: Send Email