Analog Design, Sr Engineer
CoWare
At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you.
Our Silicon IP business is all about integrating more capabilities into an SoC—faster. We offer the world’s broadest portfolio of silicon IP—predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors. All to help customers integrate more capabilities. Meet unique performance, power, and size requirements of their target applications. And get differentiated products to market quickly with reduced risk.
We are hiring highly competent technical experts for our next generation memory interface PHY IPs (DDR/HBM/UCIe).
Responsibilities:To be part of next generation high-speed memory interface PHY IPs (DDR/HBM/UCIe) developmentExecute projects in advanced technologies while demonstrating good analytical and problem-solving skillsDevelop high-speed IO designs for memory interface PHY IP in CMOS/FinFET/GAACollaborate with cross-functional teams across globe Requirements:Qualification: BTech/MTechSkills/Experience: 2-5 yearsProficient in analog design fundamentals, device physicsExperience in high-speed IO designs in advanced technologiesAbility to execute assigned circuit design tasks with best product quality and efficiency Exposure to ESD, reliability conceptsKnowledge of JEDEC requirements for memory interfaces and standards would be a plusFamiliarity with signal integrity and/or power integrity is a plusGood communication and interpersonal skills
Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, or disability.
Our Silicon IP business is all about integrating more capabilities into an SoC—faster. We offer the world’s broadest portfolio of silicon IP—predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors. All to help customers integrate more capabilities. Meet unique performance, power, and size requirements of their target applications. And get differentiated products to market quickly with reduced risk.
We are hiring highly competent technical experts for our next generation memory interface PHY IPs (DDR/HBM/UCIe).
Responsibilities:To be part of next generation high-speed memory interface PHY IPs (DDR/HBM/UCIe) developmentExecute projects in advanced technologies while demonstrating good analytical and problem-solving skillsDevelop high-speed IO designs for memory interface PHY IP in CMOS/FinFET/GAACollaborate with cross-functional teams across globe Requirements:Qualification: BTech/MTechSkills/Experience: 2-5 yearsProficient in analog design fundamentals, device physicsExperience in high-speed IO designs in advanced technologiesAbility to execute assigned circuit design tasks with best product quality and efficiency Exposure to ESD, reliability conceptsKnowledge of JEDEC requirements for memory interfaces and standards would be a plusFamiliarity with signal integrity and/or power integrity is a plusGood communication and interpersonal skills
Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, or disability.
Por favor confirme su dirección de correo electrónico: Send Email